#### Course on: "Advanced Computer Architectures"

#### Introduction to cache memories



Prof. Cristina Silvano
Politecnico di Milano
email: cristina.silvano@polimi.it

## **Summary**

- Main goal
- Spatial and temporal locality
- Levels of memory hierarchy
- Cache memories: basic concepts
- Architecture of a cache memory:
  - Direct Mapped Cache
  - Fully associative Cache
  - N-way Set-Associative Cache
- Performance Evaluation
- Memory Technology

## **Main goal**

- To increase the performance of a computer through the memory system in order to:
  - Provide the user the illusion to use a memory that is simultaneously large and fast
  - Provide the data to the processor at high frequency

# Problem: Processor-memory performance gap



# Solution: to exploit the principle of locality of references

- Temporal Locality: when there is a reference to one memory element, the trend is to refer again to the same memory element soon (i.e., instruction and data reused in loop bodies)
- Spatial Locality: when there is a reference to one memory element, the trend is to refer soon at other memory elements whose addresses are close by (i.e., sequence of instructions or accesses to data organized as arrays or matrices)

#### **Caches**

- Caches exploit both types of predictability:
  - Exploit temporal locality by keeping the contents of recently accessed locations.
  - Exploit spatial locality by fetching blocks of data around recently accessed locations.

## **Levels of Memory Hierarchy**



(a) Memory hierarchy for server



(b) Memory hierarchy for a personal mobile device

#### **Nehalem Architecture: Intel Core i7**







## **Levels of the memory hierarchy**



Cristina Silvano, 09/05/2016 10

## **Basic Concepts**

- The memory hierarchy is composed of several levels, but data are copied between two adjacent levels.
- Let us consider two levels: cache and main memory
- The cache (upper level) is smaller, faster and more expensive than the main memory (lower level).
- The minimum chunk of data that can be copied in the cache is the block or cache line.
- To exploit the spatial locality, the block size must be a multiple of the word size in memory
  - Example: 128-bit block size = 4 words of 32-bit
- The number of blocks in cache is given by:

**Number of cache blocks = Cache Size / Block Size** 

- Example: Cache size 64KByte; Block size 128-bit (16 Bytes)
  - $\Rightarrow$  Number of cache blocks = 4 K blocks

Cristina Silvano, 09/05/2016 13

#### **Cache Hit**

If the requested data is found in one of the cache blocks (upper level)
 ⇒ there is a *hit* in the cache access



#### **Cache Miss**

- If the requested data is not found in in one of the cache blocks (upper level) ⇒ there is a *miss* in the cache access
  - ⇒ to find the block, we need to access the lower level of the memory hierarchy
- In case of a data miss, we need:
  - To stall the CPU;
  - To require to block from the main memory
  - To copy (write) the block in cache;
  - To repeat the cache access (hit).



## **Memory Hierarchy: Definitions**

- Hit: data found in a block of the upper level
- Hit Rate: Number of memory accesses that find the data in the upper level with respect to the total number of memory accesses

 Hit Time: time to access the data in the upper level of the hierarchy, including the time needed to decide if the attempt of access will result in a hit or miss

## **Memory Hierarchy: Definitions**

- Miss: the data must be taken from the lower level
- Miss Rate: number of memory accesses not finding the data in the upper level with respect to the total number of memory accesses

```
Miss Rate = # misses
# memory accesses
```

- By definition: Hit Rate + Miss Rate = 1
- Miss Penalty: time needed to access the lower level and to replace the block in the upper level
- Miss Time = Hit Time + Miss Penalty
- Typically: Hit Time << Miss Penalty</li>

## **Average Memory Access Time**

AMAT = Hit Rate \* Hit Time + Miss Rate \* Miss Time

where:

Miss Time = Hit Time + Miss Penalty Hit Rate + Miss Rate = 1

⇒ AMAT= Hit Time + Miss Rate \* Miss Penalty

#### **Cache Structure**

Each entry in the cache includes:

- 1. Valid bit to indicate if this position contains valid data or not. At the bootstrap, all the entries in the cache are marked as INVALID
- 2. Cache Tag contains the value that univocally identifies the memory address corresponding to the stored data.
- 3. Cache Data contains a copy of data (block or cache line)



Cristina Silvano, 09/05/2016

### **Problem of block placement**

- Problem: Given the address of the block in the main memory, where the block can be placed in the cache (upper level)?
- We need to find the correspondence between the memory address of the block and the cache address of the block
- The correspondence depends on the cache architecture:
  - Direct Mapped Cache
  - Fully Associative Cache
  - n-way Set-Associative Cache

## **Direct Mapped Cache**

- Each memory location corresponds to one and only one cache location.
- The cache address of the block is given by:

 $(Block Address)_{cache} = (Block Address)_{mem} mod (Num. of Cache Blocks)$ 

#### Memory\_Address

| Block_Address |       | Block  |
|---------------|-------|--------|
| Tag           | Index | Offset |

Example: Direct Mapped Cache with 4 words and memory of 16 words. The cache location 00 can be occupied by data coming from the memory addresses --00 MEM



### **Simple Direct Mapped Cache, 4 blocks**



### **Direct Mapped Cache: Addressing**



- Memory Address (**N** bit) composed of 4 fields:
  - Byte offset in the word: to identify the given byte within the word: B bit
    - If the memory is not byte addressable: B = 0.
  - Word offset in the block: to identify the given word within the block: K bit.
    - If the block contains only one word K = 0.
  - Index identifies the block : M bit
  - Tag to be compared to the cache tag associated to the block selected by the index : N – (M + K + B) bit

## **Direct Mapped Cache: Example**

- Memory address composed of N = 32 bit
- Cache size **64 K Byte**
- Block size 128 bit
- Number of blocks = Cache Size / Block Size =
   64 K Byte / 16 Byte = 4 K blocks
- Structure of the memory address:
  - Byte Offset: B = 2 bit
  - Word Offset: K = 2 bit
  - Index: M = 12 bit
  - Tag: 16 bit

Cristina Silvano, 09/05/2016

## Direct Mapped Cache: 64KByte cache size and 128bit block size



Cristina Silvano, 09/05/2016 27

## Fully associative cache

- In a *fully associative cache,* the memory block can be placed in any position of the cache
- ⇒ All the cache blocks must be checked during the search of the block
- The index does not exist in the memory address, there are the tag bits only

**Number of blocks = Cache Size / Block Size** 

|     | Tag (n-4 bit) | WO (2 bit) | BO (2 bit) |
|-----|---------------|------------|------------|
| - 1 |               |            |            |

Cristina Silvano, 09/05/2016

Example: Fully Associative Cache with 4 words and memory composed of 16 words. Any cache location can be occupied by data coming from any memory location



## **Fully Associative Cache: Example**

- Memory address composed of N = 32 bit
- Cache size 256 Byte
- Block size 128 bit = 16 B
- Number of blocks = Cache Size / Block Size =
   256 Byte / 16 Byte = 16 blocks
- Structure of the memory address:
  - Byte Offset: B = 2 bit
  - Word Offset: K = 2 bit
  - Tag: 28 bit

| Tag (2 | 8 bit) | <b>WO</b> (2 bit) | BO (2 bit) |
|--------|--------|-------------------|------------|
|        |        |                   |            |

Cristina Silvano, 09/05/2016

## Fully Associative Cache: 256Byte Cache size and 16Byte block size



## n-way Set Associative Cache

- Cache composed of sets, each set composed of n blocks:
   Number of blocks = Cache Size/ Block Size
   Number of sets = Cache Size / (Block Size x n)
- The memory block can be placed in any block of the set
   ⇒ the search must be done on all the blocks of the set.
- Each memory block corresponds to a single set of the cache and the block can be placed in whatever block of the n blocks of the set

 $(Set)_{cache} = (Block address)_{mem} mod (Num. sets in cache)$ 

Example: 2-waySet Associative Cache with 4 words and memory composed of 16 words. The set 0 of the cache can be occupied by data coming from the memory addresses ---0. The block can be place in any of the 2 blocks of the set 0



## n-way Set Associative Cache: Addressing

| Tag Index Word OFFSET Byte OFFSE |
|----------------------------------|
|----------------------------------|

• **N** bit memory address composed of 4 fields:

• Byte offset: B bit

· Word offset: K bit

• Index to identify the set: M bit

• Tag: N - (M + K + B) bit

### 4-way Set Associative Cache: Example

- Memory address: N = 32 bit
- Cache size **4KByte**
- Block size **32 bit**
- Number of blocks = Cache Size / Block Size =
   4 K Byte / 4 Byte = 1 K blocks
- Number of sets = Cache Size/ (Block size x n)=
   4 K Byte / (4 Byte x 4) = 256 sets
- Structure of the memory address:
  - Byte Offset: B = 2 bit
  - Word Offset: K = 0 bit
  - Index: M = 8 bit
  - Tag: 22 bit

## 4-way Set Associative Cache: 4KB cache size and 32bit block size



## **Recap: Block Placement**

• How can block 12 be placed in the 8-block cache?

2-way Set Direct **Fully Associative:** Mapped: **Associative:** anywhere in set 0 Block 12 only into block 4 anywhere  $(12 \mod 4)$ (12 mod 8) can be placed Block Block Block 01234567 01234567 01234567 no. no. no. Set Set Set Set Block-frame address 2 3

 $0 \; 1 \; 2 \; 3 \; 4 \; 5 \; 6 \; 7 \; 8 \; 9 \; 0 \; 1 \; 2 \; 3 \; 4 \; 5 \; 6 \; 7 \; 8 \; 9 \; 0 \; 1 \; 2 \; 3 \; 4 \; 5 \; 6 \; 7 \; 8 \; 9 \; 0 \; 1$ 

Block no.

## **Recap: Block Identification**

Direct Mapped: Block 12 only into block 4 (12 mod 8)

can go

2-way Set Associative: anywhere in set 0  $(12 \mod 4)$ 

**Fully Associative:** anywhere



- **Direct Mapped:** Compute block position (Block Number MOD Number of blocks), compare tag of the block and verify valid bit
- **Set-associative:** Identify set (Block Number MOD Number of sets), compare tags of the set and verify valid bit
- **Fully Associative:** Compare tags in every block and verify valid bit

## **Recap: Increment of associativity**

- Main advantage:
  - Reduction of miss rate
- Main disadvantages:
  - Higher implementation cost
  - Increment of hit time
- The choice among direct mapped, fully associative and set associative caches depends on the tradeoff between implementation cost of the associativity (both in time and added hardware) and the miss rate reduction
- Increasing associativity shrinks index bits, expands tag bits

#### Memory\_Address

| Block_Address |       | Block  |
|---------------|-------|--------|
| Tag           | Index | Offset |

## The problem of block replacement

- In case of a **miss** in a **fully associative cache**, we need to decide which block to replace: any block is a potential candidate for the replacement
- If the cache is **set-associative**, we need to select among the blocks in the given set.
- For a direct mapped cache, there is only one candidate to be replaced (no need of any block replacement strategy)
- Main strategies used to choose the block to be replaced in associative caches:
  - Random (or pseudo random)
  - LRU (Least Recently Used)
  - FIFO (First In First Out) oldest block replaced

### The problem of the write policy

- Write-Through: the information is written to both the block in the cache and to the block in the lower level memory
- Write-Back: the information is written only to the block in the cache. The modified cache block is written to the lower level memory only when it is replaced due to a miss.
   Is a block clean or dirty? We need to add a DIRTY bit
  - At the end of the write in cache, the cache block becomes dirty (modified) and the main memory will contain a value different with respect to the value in the cache: the main memory and the cache are not coherent

# Main advantages: Write-Back vs Write-Through

#### Write-Back:

- The block can be written by the processor at the frequency at which the cache, and not the main memory, can accept it
- Multiple writes to the same block require only a single write to the main memory.

#### Write-Through:

- Simpler to be implemented, but to be effective it requires a
   write buffer to do not wait for the lower level of the
   memory hierarchy (to avoid write stalls)
- The read misses are cheaper because they do not require any write to the lower level of the memory hierarchy
- Memory always up to date

#### **Write buffer**



- **Basic idea:** Insert a FIFO buffer to do not wait for lower level memory access (typical number of entries: 4 to 8)
  - Processor writes data to the cache and to the write buffer
  - The memory controller writes the contents of the buffer to memory
- Main problem: Write buffer saturation
- Write through always combined with write buffer

# Write Miss Options: Write Allocate vs No Write Allocate

- What happens on a write miss?
- Write allocate (or "fetch on write"): allocate new cache line in cache then write (double write to cache!)
  - Usually means that you have to do a "read miss" to fill in rest of the cache-line!
  - Alternative: per/word valid bits
- No write allocate (or "write-around"):
  - Simply send write data to lower-level memory don't allocate new cache line!

## Write-Back vs Write-Through Write Allocate vs No Write Allocate

- To manage a write miss, both options (Write Allocate and No Write Allocate) can be used for both write policies (Write-Back and Write-Through), but usually:
- Write-Back cache uses the Write Allocate option (hoping next writes to the block will be done again in cache)
- Write-Through cache uses the No Write Allocate option (hoping next writes to the block will be done again in memory)

#### **Hit and Miss: Read and Write**

#### Read Hit:

Read data in cache

#### Read Miss:

 CPU stalls, data request to memory, copy in cache (write in cache), repeat of cache read operation

#### Write Hit:

- Write data both in cache and in memory (write-through)
- Write data in cache only
   (write-back): memory copy
   only when it is replaced due to
   a miss

#### Write Miss:

- CPU stalls,
- Data request to memory, copy in cache (write in cache), repeat of cache write operation (write allocate)
- Simply send write data to lower-level memory (no write allocate)

# Recap: Four Questions about Memory Hierarchy

- Q1: Where can a block be placed in the upper level? (Block placement)
- Q2: How is a block found if it is in the upper level? (Block identification)
- Q3: Which block should be replaced on a miss? (Block replacement)
- Q4: What happens on a write? (Write strategy)

# Q1: Where can a block be placed in the upper level?

- Block placement:
  - Direct Mapped
  - Fully Associative
  - n-way Set Associative

# Q2: How is a block found if it is in the upper level?

- Block identification: compare tag(s)
  - Fully Associative Mapping:
    - Compare tags in every block and verify valid bit
  - Direct Mapping:
    - Compute block position (Block Number MOD Number of blocks), compare tag of the block and verify valid bit
  - Set-associative Mapping:
    - Identify set (Block Number MOD Number of sets), compare tags of the set and verify valid bit
- No need to check index or block offset

# Q3: Which block should be replaced on a miss?

- Block Replacement:
  - Easy choice for direct mapped caches
  - Set associative or fully associative caches:
    - Random
    - LRU (Least Recently Used)
    - FIFO

### Q4: What happens on a write?

- Write Policies:
  - Write through
  - Write back
- Write Miss Options:
  - Write Allocate
  - No Write Allocate

# Performance Evaluation: Impact of memory hierarchy on CPU<sub>time</sub>

 $CPU_{time}$  = (CPU exec cycles + Memory stall cycles) x  $T_{CLK}$ 

where:  $T_{CLK} = T$  clock cycle time period CPU exec cycles =  $IC \times CPI_{exec}$  IC = Instruction Count  $(CPI_{exec} includes ALU and LD/STORE instructions)$  $Memory stall cycles = IC \times Misses per instr \times Miss Penalty$ 

 $\Rightarrow$  **CPU**<sub>time</sub> = IC x (CPI<sub>exec</sub> + Misses per instr x Miss penalty) x T<sub>CLK</sub> where:

Misses per instr = Memory Accesses Per Instruction x Miss rate

 $\Rightarrow$  **CPU**<sub>time</sub> = IC x (CPI<sub>exec</sub> + MAPI x Miss rate x Miss penalty) x T<sub>CLK</sub>

# Performance evaluation: Impact of memory hierarchy on CPU<sub>time</sub>

 $CPU_{time} = IC \times (CPI_{exec} + MAPI \times Miss rate \times Miss penalty) \times T_{CLI}$ 

If considering also the **stalls** due to pipeline hazards:

 $CPU_{time}$  = IC x ( $CPI_{exec}$  + *Stalls per instr* + MAPI x Miss rate x Miss penalty) x  $T_{CLK}$ 

#### **Cache Performance**

Average Memory Access Time:

**AMAT**= Hit Time + Miss Rate \* Miss Penalty

- How to improve cache performance:
  - 1. Reduce the hit time
  - 2. Reduce the miss rate
  - 3. Reduce the miss penalty

# Unified Cache vs Separate I\$ & D\$ (Harvard architecture)

Processor

Unified L1 cache

I-cache L1

D-cache L1

To better exploit the locality principle

- Average Memory Access Time for Separate I\$ & D\$
   AMAT= % Instr. (Hit Time + I\$ Miss Rate \* Miss Penalty)
   + % Data (Hit Time + D\$ Miss Rate \* Miss Penalty)
- Usually: I\$ Miss Rate << D\$ Miss Rate</li>

### Miss Penalty Reduction: Second Level Cache

#### **Basic Idea:**

- L1 cache small enough to match the fast CPU cycle time
- L2 cache large enough to capture many accesses that would go to main memory reducing the effective miss penalty

L1 cache

L2 cache

Main Memory

#### **AMAT for L1 and L2 Caches**

**AMAT** = Hit Time<sub>L1</sub> + Miss Rate<sub>L1</sub> x Miss Penalty<sub>L1</sub> where:

Miss Penalty<sub>L1</sub> = Hit Time<sub>L2</sub> + Miss Rate<sub>L2</sub> x Miss Penalty<sub>L2</sub>

 $\Rightarrow$  **AMAT** = Hit Time<sub>L1</sub> + Miss Rate<sub>L1</sub> x (Hit Time<sub>L2</sub> + Miss Rate<sub>L2</sub> x Miss Penalty<sub>L2</sub>)

### Local and global miss rates

- Definitions:
  - Local miss rate: misses in this cache divided by the total number of memory accesses to this cache: Miss rate, for L1 and Miss rate, for L2
  - Global miss rate: misses in this cache divided by the total number of memory accesses generated by the CPU: for L1, the global miss rate is still just Miss Rate<sub>L1</sub>, while for L2, it is (Miss Rate<sub>L1</sub> x Miss Rate<sub>L2</sub>)
  - Global Miss Rate is what really matters: it indicates what fraction of memory accesses from CPU go all the way to main memory

#### **Example**

- Let us consider a computer with a L1 cache and L2 cache memory hierarchy. Suppose that in 1000 memory references there are 40 misses in L1 and 20 misses in L2.
- What are the various miss rates?

```
Miss Rate _{L1} = 40 /1000 = 4% (either local or global)
Miss Rate _{L2} = 20 /40 = 50%
```

• Global Miss Rate for Last Level Cache (L2):

```
Miss Rate _{L1 L2} = Miss Rate_{L1} x Miss Rate_{L2} = (40 /1000) x (20 /40) = 2%
```

#### **AMAT for L1 and L2 Caches**

**AMAT** = Hit Time<sub>L1</sub> + Miss Rate<sub>L1</sub> x (Hit Time<sub>L2</sub> + Miss Rate<sub>L2</sub> x Miss Penalty<sub>L2</sub>)

 $\Rightarrow$  **AMAT** = Hit Time<sub>L1</sub> + Miss Rate<sub>L1</sub> x Hit Time<sub>L2</sub> + Miss Rate<sub>L1 L2</sub> x Miss Penalty<sub>L2</sub>

## Memory stalls per instructions for L1 and L2 caches

- Average memory stalls per instructions:
- Memory stall cycles per instr = Misses per instr x Miss Penalty
- Average memory stalls per instructions for L1 and L2 caches:
- Memory stall cycles per instr =  $Misses_{L1}$  per instr X Hit  $Misses_{L2}$  +  $Misses_{L2}$  per instr X Miss Penalty<sub>L2</sub>

#### Impact of L1 and L2 on CPU<sub>time</sub>

 $CPU_{time} = IC x (CPI_{exec} + Memory stall cycles per instr) x T<sub>CLK</sub>$ 

#### where:

```
Memory stall cycles per instr = Misses_{L1} per instr X Hit Time_{L2} + Misses_{L2} per instr X Miss Penalty_{L2}

Misses<sub>L1</sub> per instr = Memory Accesses Per Instr x Miss rate_{L1}

Misses<sub>L2</sub> per instr = Memory Accesses Per Instr x Miss rate_{L1}
```

$$\Rightarrow \mathbf{CPU_{time}} = IC \times (CPI_{exec} + MAPI \times MR_{L1} \times HT_{L2} + MAPI \times MR_{L1 L2} \times MP_{L2}) \times T_{CLK}$$

#### L1 and L2 caches

• Multi-level Inclusion:



• Multi-Level Exclusion:



### **Memory Hierarchy: Summary**

- Cache: small, fast storage used to improve average access time to slow lower level memory.
- Cache exploits spatial and temporal locality:
  - Present to the user as much memory it is available at the cheapest technology.
  - Provide access at the speed offered by the fastest technology.

# Summary: the cache design space

- Several interacting dimensions
  - cache size
  - block size
  - associativity
  - replacement policy
  - write-through vs write-back



### **Memory Technology**

- Performance metrics
  - Latency is concern of cache
  - Bandwidth is concern of multiprocessors and I/O
  - Access time
    - Time between read request and when desired word arrives
  - Cycle time
    - Minimum time between unrelated requests to memory
- DRAM used for main memory
- SRAM used for cache

### **Memory Technology**

#### SRAM

- Requires low power to retain bit
- Requires 6 transistors/bit

#### DRAM

- Must be re-written after being read
- Must also be periodically refreshed
  - Every ~ 8 ms
  - Each row can be refreshed simultaneously
- Requires 1 transistor/bit
- Address lines are multiplexed:
  - Upper half of address: row access strobe (RAS)
  - Lower half of address: column access strobe (CAS)

### **Memory Technology**

- Amdahl law:
  - Memory capacity should grow linearly with processor speed
  - Unfortunately, memory capacity and speed has not kept pace with processors
- Some optimizations:
  - Multiple accesses to same row
  - Synchronous DRAM
    - Added clock to DRAM interface
    - Burst mode with critical word first
  - Wider interfaces
  - Double data rate (DDR)
  - Multiple banks on each DRAM device

#### **Memory Optimizations**

- DDR:
  - DDR2
    - Lower power (2.5 V -> 1.8 V)
    - Higher clock rates (266 MHz, 333 MHz, 400 MHz)
  - DDR3
    - 1.5 V
    - 800 MHz
  - DDR4
    - 1-1.2 V
    - 1600 MHz
- GDDR5 is graphics memory based on DDR3

#### **Memory Optimizations**

- Graphics memory:
  - Achieve 2-5 X bandwidth per DRAM vs. DDR3
    - Wider interfaces (32 vs. 16 bit)
    - Higher clock rate
      - Possible because they are attached via soldering instead of socketted DIMM modules
- Reducing power in SDRAMs:
  - Lower voltage
  - Low power mode (ignores clock, continues to refresh)

### **Flash Memory**

- Type of EEPROM
- Must be erased (in blocks) before being overwritten
- Non volatile
- Limited number of write cycles
- Cheaper than SDRAM, more expensive than disk
- Slower than SRAM, faster than disk

### **Memory Dependability**

- Memory is susceptible to cosmic rays
- Soft errors: dynamic errors
  - Detected and fixed by error correcting codes (ECC)
- Hard errors: permanent errors
  - Use sparse rows to replace defective rows
- Chipkill: a RAID-like error recovery technique